## **CHAPTER 5 BUS CONTROL**

The  $\mu$ PD70325 and 70335 have the bus control pins listed in parts (a) and (b) of Table 5-1.

When using the functions of the shared pins, the desired function must be selected by setting the port mode control register (PMCn).

Table 5-1. Bus Control Pin Functions

# (a) µPD70325

| Pin name | 1/0 | Function                                         | Remark                      |  |
|----------|-----|--------------------------------------------------|-----------------------------|--|
| A0-A19   | 0   | Address bus                                      |                             |  |
| D0-D7    | 1/0 | Data bus                                         |                             |  |
| R/W      | 0   | Read/write identification                        |                             |  |
| MREQ     | 0   | Indicates memory cycle                           |                             |  |
| MSTB     | _0  | Memory read/memory write strobe signal           |                             |  |
| IOSTB    | 0   | I/O cycle strobe signal                          |                             |  |
| REFRO    | 0   | Indicates memory refresh cycle                   |                             |  |
| HLDRQ    | 1   | Bus hold request signal                          | Also used for P27           |  |
| HLDAK    | 0   | Bus hold acknowledge signal                      | Also used for P26           |  |
| DMARQ0   | 1   | DMA request signal                               | Also used for P20           |  |
| DMARQ1   | 1   | DMA request signal                               | Also used for P23           |  |
| DMAAKO   | 0   | Indicates DMA acknowledge cycle                  | Also used for P21           |  |
| DMAAK1   | 0   | Indicates DMA acknowledge cycle                  | Also used for P24           |  |
| READY    | I   | Wait insertion in bus cycle from external source | Also used for P17           |  |
| INTAK    | 0   | Indicates interrupt acknowledge cycle            | Also used for P13 and INTP2 |  |

The  $\mu$ PD70325's MSTB signal becomes active 1/2 clock cycles behind the MREQ signal and becomes inactive simultaneously with the MREQ signal. When generating a memory access signal, using the MREQ signal instead of the MSTB signal enables the memory access signal to become active 1/2 clock cycles faster.

## (b) $\mu$ PD70335

| Pin name                     | 1/0 | Function                                                                                 | Remark                      |
|------------------------------|-----|------------------------------------------------------------------------------------------|-----------------------------|
| A0                           | 0   | Used for address LSB output and low-order memory bank selection                          |                             |
| A9/A1-A16/A8,<br>A17/A18,A19 | 0   | 19-bit address output by multiplexing                                                    |                             |
| A18/UBE                      | 0   | Address bit 18 output and high-order memory bank selection signal output by multiplexing |                             |
| D0-D15                       | 1/0 | Data bus                                                                                 |                             |
| R/W                          | 0   | Read/write identification                                                                |                             |
| MREQ                         | 0   | Indicates that a bus cycle has started. High-order address strobe signal                 |                             |
| MSTB                         | 0   | Memory read/memory write strobe signal. Low-order address strobe signal                  |                             |
| IOSTB                        | 0   | I/O cycle strobe signal. Low-order address strobe signal                                 |                             |
| REFRO                        | 0   | Indicates memory refresh cycle                                                           |                             |
| HLDRQ                        | 1   | Bus hold request signal                                                                  | Also used for P27           |
| HLDAK                        | 0   | Bus hold acknowledge signal                                                              | Also used for P26           |
| DMARQ0                       | 1   | DMA request signal                                                                       | Also used for P20           |
| DMARQ1                       | ı   | DMA request signal                                                                       | Also used for P23           |
| DMAAK0                       | 0   | Indicates DMA acknowledge cycle                                                          | Also used for P21           |
| DMAAK1                       | 0   | Indicates DMA acknowledge cycle                                                          | Also used for P24           |
| READY                        | ı   | Wait insertion in bus cycle from external source                                         | Also used for P17           |
| INTAK                        | 0   | Indicates interrupt acknowledge cycle                                                    | Also used for P13 and INTP2 |

Because the  $\mu$ PD70335 manages the memory addresses for each byte and has a 16-bit external data bus, memory is separated into high-order and low-order banks for connection. Figure 5-1 shows an outline of the memory bank structure.

The high-order 19 bits (all except A0) of physical addresses are input to the memory address pins of each of the high-order and low-order banks. The A0 signal is used to select the low-order memory banks, and the A18/UBE signal is used to select the high-order memory bank.

A1-A19

A0

UBE

MSTB

BSEL

High-order memory bank
512 Kbytes

BSEL

Low-order memory bank
512 Kbytes

BO-D7

Do-D15

Data bus (16)

Figure 5-1. Memory Bank Structure

The µPD70335's memory cycle consists of three states—T1, T2, and T3 (see section 5.5 Bus Timings).

In the T1 state, the first address (high-order address) of a 20-bit address is output onto the external address bus. In the T2 state, the second address (low-order address) of a 20-bit address is output onto the external address bus. In the T3 state, data is read and written.

Wait state TW is inserted between the T2 and T3 states of a read cycle. It is inserted between the T1 and T2 states of a write cycle.

From the T1 state to the T3 state, the least significant bit of a physical address is output from the A0 pin. From the A18/UBE pin, the 18th bit of a physical address is output in the T1 state, and the UBE signal is output in the state following the T1 state.

Table 5-2 describes the relationship between the A0 and UBE signals.

Access UBE Α0 Number of bus cycles Word at even address 0 0 1 0 1 2 Word at odd address 1 0 Byte at even address 1 0 1 Byte at odd address 0

Table 5-2. µPD70335 Data Access

The I/O read/write cycle timing is the same as the memory read/write cycle timing except that IOSTB rather than MSTB is activated.

In a memory refresh cycle, the MREQ and MSTB signals are inactive.

To access the external memory or I/O, the  $\mu$ PD70335 outputs a 20-bit physical address from a total of 12 pins (11 address pins and the A18/ $\overline{\text{UBE}}$  pin) in time-division multiplexing, as listed in Table 5-3.

Table 5-3. Address Time-Division Multiplexing Output

| Pin name    | Memo  | ry cycle | I/O cycle   |        | Refresh cycle   |
|-------------|-------|----------|-------------|--------|-----------------|
| TIIITIGITIE | First | Second   | First       | Second | Tierresit Cycle |
| A0          | A0    | A0       | A0          | A0     | <u>"0"</u>      |
| A9/A1       | A9    | A1       | A9          | A1     | A0              |
| A10/A2      | A10   | A2       | A10         | A2     | A1              |
| A11/A3      | A11   | A3       | A11         | АЗ     | A2              |
| A12/A4      | A12   | A4       | A12         | A4     | A3              |
| A13/A5      | A13   | A5       | A13         | A5     | A4              |
| A14/A6      | A14   | A6       | A14         | A6     | A5              |
| A15/A7      | A15   | A7       | A15         | Α7     | A6              |
| A16/A8      | A16   | A8       | *0*         | A8     | A7              |
| A17/A18     | A17   | A18      | <b>"</b> 0" | *0*    | A8              |
| A19         | A19   | A19      | ***         | *0*    | <b>"O"</b>      |
| A18/ÜBE     | A18   | ÜBE      | "0"         | UBE    | *0*             |
| REFRO       | "1"   | "1"      | "1"         | "1"    | .0.             |

#### 5.1 Programmable Wait Function

For the  $\mu$ PD70325 and 70335, wait state insertion in a bus cycle (except a memory refresh cycle) can be specified by software. It is specified for each of the eight 128-Kbyte blocks of the 1-Mbyte memory space and the I/O space by setting the wait control register (WTC) as shown in Figure 5-2. However, the same value is set for memory space block 6 (C0000H to DFFFFH) and block 7 (E0000H to FFFFFH).

Wait state specification can be selected among four types listed in Table 5-4 as desired for each block. When READY pin control is used, port 1 mode control register (PCM1) bit 7 must be set to 1 because the READY pin is also used for P17. When PMC1 bit 7 is set to 0, the READY state is always set; that is, two wait states are specified. When READY pin control is selected, two wait states of TAW are inserted regardless of the READY pin state. The READY pin is sensed by its level. Wait states are inserted when the pin is low.

Access to the internal data area is not affected by the programmable wait function. These settings are applied to all external area access except for memory refresh.

When RESET is input, the WTC register contents are initialized to FFFFH.



Figure 5-2. WTC

Table 5-4. Wait State Settings

| BLOCKn, I/O space | Wait state                                          |
|-------------------|-----------------------------------------------------|
| 00                | 0 states                                            |
| 01                | 1 state                                             |
| 10                | 2 states                                            |
| 11                | 2 states + inserted state(s) depending on READY pin |

When wait control with the READY pin is selected in the wait control register (WTC), the CPU in the  $\mu$ PD70325 or 70335 automatically inserts two wait states (TAWs), as described below. Figure 5-3 shows the wait for the READY pin in the  $\mu$ PD70325 and Figure 5-4 shows the wait for the READY pin in the  $\mu$ PD70335.

 $\mu$ PD70325: between T1 and T2 states  $\mu$ PD70335: between T2 and T3 states

The  $\mu$ PD70325 and 70335 sample the READY pin state in the first TAW. At that time, wait state (TW) insertion is enabled or disabled depending on the READY pin's state.

#### (1) When READY pin is high

This disables wait state (TW) insertion after the automatically inserted TAW. Only set the READY pin high when disabling wait state insertion; otherwise, set it low.

## (2) When READY pin is low

This adds wait states (TW) after the automatically inserted TAW. TW is inserted as many times as the READY pin is sampled when low. If the READY pin is high during the first TAW, a READY wait state (TW) will not be inserted afterward even if the next TAW is low.

The  $\mu$ PD70325 and  $\mu$ PD70335 differ in their output timing of control signals MREQ, MSTB, and IOSTB. The READY signal timing in these products is defined as follows.

μPD70325: During the memory read/write cycle, it is defined by the MREQ signal.

During the I/O read/write cycle, it is defined by the IOSTB signal.

μPD70335: During the memory read/write cycle Note, it is defined by the MREQ signal.

During the I/O read/write cycle, it is defined by the MREQ and IOSTB signals.

Note In the  $\mu$ PD70335, the memory read cycle and memory write cycle use different  $\overline{\text{MSTB}}$  output timing.

Caution No refresh cycle is inserted in the wait state. Accordingly, when the DRAM is refreshed using the refresh function, if the wait state is prolonged, refresh is not executed at that time and the DRAM contents may not be retained.

Figure 5-3. Wait via READY Pin (µPD70325) (1/8)

# (a) No addition of wait state to memory read cycle



When operation frequency is 10 MHz T=100 ns tscryo=T - 80(Max.)=20 ns thcryo=T(Min.)=100 ns

Figure 5-3. Wait via READY Pin (µPD70325) (2/8)

# (b) Addition of two wait states to memory read cycle



When operation frequency is 10 MHz

T=100 ns

Assign 4 to n because the total number of wait states is four.

tscryo=T - 80(Max.)=20 ns

there (n-2)T(Min.)=200 ns

tscry=(n-1)T-80(Max.)=220 ns

tHCRY=(n-1)T(Min.)=300 ns

Figure 5-3. Wait via READY Pin (µPD70325) (3/8)

# (c) No addition of wait state to memory write cycle



When operation frequency is 10 MHz T=100 ns tscryo=T - 80(Max.)=20 ns thcryo=T(Min.)=100 ns

Figure 5-3. Wait via READY Pin ( $\mu$ PD70325) (4/8)

# (d) Addition of two wait states to memory write cycle



When operation frequency is 10 MHz

T=100 ns

Assign 4 to n because the total number of wait states is four.

tscryo=T - 80(Max.)=20 ns

thcry1=(n-2)T(Min.)=200 ns

tscry=(n-1)T - 80(Max.)=220 ns

thcry=(n-1)T(Min.)=300 ns

Figure 5-3. Wait via READY Pin ( $\mu$ PD70325) (5/8)

# (e) No addition of wait state to I/O read cycle



When operation frequency is 10 MHz T=100 ns tscryo=T - 80(Max.)=20 ns thcryo=T(Min.)=100 ns

Figure 5-3. Wait via READY Pin (µPD70325) (6/8)

## (f) Addition of two wait states to I/O read cycle



When operation frequency is 10 MHz

T=100 ns

Assign 4 to n because the total number of wait states is four.

tscayo=T - 80(Max.)=20 ns

 $t_{HCRY1}=(n-2)T(Min.)=200 \text{ ns}$ 

tscry=(n-1)T - 80(Max.)=220 ns

there=(n - 1)T(Min.)=300 ns

Figure 5-3. Wait via READY Pin (µPD70325) (7/8)

# (g) No addition of wait state to I/O write cycle



When operation frequency is 10 MHz T=100 ns tscryo=T - 80(Max.)=20 ns thcryo=T(Min.)=120 ns

Figure 5-3. Wait via READY Pin (µPD70325) (8/8)

# (h) Addition of two wait states to I/O write cycle



When operation frequency is 10 MHz

T=100 ns

Assign 4 to n because the total number of wait states is four.

tscryo=T - 80(Max.)=20 ns

thcry1=(n-2)T(Min.)=200 ns

tscry=(n-1)T - 80(Max.)=220 ns

tHCRY=(n-1)T(Min.)=300 ns

Figure 5-4. Wait via READY Pin (µPD70335) (1/8)

## (a) No addition of wait state to memory read cycle



When operation frequency is 10 MHz T=100 ns tscryo=2T - 80(Max.)=120 ns thcryo=2T(Min.)=200 ns

Figure 5-4. Wait via READY Pin ( $\mu$ PD70335) (2/8)

## (b) Addition of two wait states to memory read cycle



When operation frequency is 10 MHz

T=100 ns

Assign 4 to n because the total number of wait states is four.

tscryo=2T - 80(Max.)=120 ns

thcay1=(n-1)T(Min.)=300 ns

tscsy=nT - 80(Max.)=320 ns

thcry=nT(Min.)=400 ns

Figure 5-4. Wait via READY Pin (µPD70335) (3/8)

# (c) No addition of wait state to memory write cycle



When operation frequency is 10 MHz T=100 ns tscryo=2T - 80(Max.)=120 ns thcryo=2T(Min.)=200 ns

Figure 5-4. Wait via READY Pin (µPD70335) (4/8)

## (d) Addition of two wait states to memory write cycle



When operation frequency is 10 MHz

T=100 ns

Assign 4 to n because the total number of wait states is four.

tscnyo=2T - 80(Max.)=120 ns

thcRY1=(n - 1)T(Min.)=300 ns

tscry=nT - 80(Max.)=320 ns

thcry=nT(Min.)=400 ns

Figure 5-4. Wait via READY Pin (µPD70335) (5/8)

## (e) No addition of wait state to I/O read cycle



When operation frequency is 10 MHz T=100 ns tscryo=2T - 80(Max.)=120 ns thcryo=2T(Min.)=200 ns tssryo=T - 80(Max.)=20 ns thsryo=T(Min.)=100 ns

Figure 5-4. Wait via READY Pin (μPD70335) (6/8)

## (f) Addition of two wait states to I/O read cycle



When operation frequency is 10 MHz

T=100 ns

Assign 4 to n because the total number of wait states is four.

tscryo=2T - 80(Max.)=120 ns

thcry1=(n-1)T(Min.)=300 ns

tscay=nT - 80(Max.)=320 ns

therr=nT(Min.)=400 ns

tssryo=T - 80(Max.)=20 ns

tHSRY1=(n-2)T(Min.)=200 ns

tssry=(n-1)T - 80(Max.)=220 ns

tHSRY=(n-1)T(Min.)=300 ns

Figure 5-4. Wait via READY Pin (µPD70335) (7/8)

# (g) No addition of wait state to I/O write cycle



When operation frequency is 10 MHz T=100 ns tscryo=2T - 80(Max.)=120 ns thcryo=2T(Min.)=200 ns tssryo=T - 80(Max.)=20 ns thsryo=T(Min.)=100 ns

Figure 5-4. Wait via READY Pin (µPD70335) (8/8)

## (h) Addition of two wait states to I/O write cycle



When operation frequency is 10 MHz

T=100 ns

Assign 4 to n because the total number of wait states is four.

tscryo=2T - 80(Max.)=120 ns

thcry1=(n-1)T(Min.)=300 ns

tscay=nT - 80(Max.)=320 ns

thery=nT(Min.)=400 ns

tssayo=T - 80(Max.)=20 ns

thsryt=(n-2)T(Min.)=200 ns

tssry=(n-1)T - 80(Max.)=220 ns

tHSRY=(n-1)T(Min.)=300 ns

#### 5.2 Bus Hold Function

The μPD70325 and 70335 each have a bus hold function. High pulse input from an external device to the HLDRQ pin indicates that an external device has used the bus. When detecting that the HLDRQ pin is high, the μPD70325 or 70335 sets high-impedance output from A0 to A19, D0 to D7 (D0 to D15), REFRQ, MREQ, MSTB, IOSTB, and RW and sets the HLDAK pin low to inform the external device that the buses are released. Then the V25 or V35 enters the hold mode. During the hold mode, operations such as instruction execution and prefetch interrupt acknowledgment are stopped and only the on-chip peripheral hardware which does not use the buses is operated. During the hold mode, the V25 or V35 checks the HLDRQ pin and sets the sets the HLDAK signal high when HLDRQ is detected as low to inform the external device that the buses are not released. After one clock, the V25 or V35 restarts execution of instructions.

A bus hold request can also be acknowledged during the HALT mode (see section 12.2). When the hold mode is released (if the HLDRQ signal is low), a return is made to the HALT mode.

During execution of a block transfer instruction that has a repeat prefix added, a bus hold request can be acknowledged after each bus cycle.

Bus hold requests are not acknowledged when one instruction following BUSLOCK Note prefix is being executed or when an interrupt acknowledgment operation is being performed.

In the hold mode, the  $\mu$ PD70325 or 70335 can insert a memory refresh cycle by setting refresh mode (RFM) register HLDRF (bit 6). At every refresh timing, the V25 or V35 forcibly sets the HLDRK signal high and checks that HLDRQ goes low, then executes a refresh cycle. After this, if the HLDRQ signal goes high, the V25 or V35 again enters the hold mode. If the HLDRQ signal remains low, the hold mode is released and the V25 or V35 restarts execution of instructions.

The HLDRQ pin is also used for P27, and the HLDAK pin is also used for P26. To use the bus hold function, set port 2 mode control register (PMC2) bits 6 and 7 to 1.

Note BUSLOCK

REP

MOVBK

No bus hold requests are acknowledged during block servicing instruction execution in such a program.

#### 5.2.1 Response time from HLDRQ to HLDAK (unit: clock cycles)

The response time from HLDRQ to HLDAK is shown below. However, the following cases are exceptions to this.

- When an interrupt acknowledge cycle is generated by an external interrupt controller
- When a BUSLOCK instruction is executed
- When in STOP mode

|          | MIN. | MAX. |
|----------|------|------|
| μPD70325 | 3    | 7+2W |
| μPD70335 | 3    | 6+W  |

W: Number of wait states

#### 5.3 Refresh Functions

The µPD70325 and 70335 each have functions for refreshing DRAM and pseudo SRAM. These functions include:

- · Periodical refresh cycle insertion function in a series of bus cycles
- · Refresh address and refresh pulse output function to refresh DRAM and pseudo SRAM
- Pseudo SRAM power-down self-refresh mode support function
- · Refresh cycle generation function during hold mode or HALT mode
- · Wait state insertion function in a refresh cycle

# 5.3.1 Refresh mode register (RFM)

The refresh mode register (RFM) is an 8-bit register that controls the refresh function. The register can be written or read by making an 8-bit or 1-bit memory access.

When RESET is asserted, the RFM register contents are initialized to FCH.

The RFM register format is shown below. The bit functions are described as follows.

| 7    | 6     | 5     | 4    | 3    | 2    | 1    | 0    |
|------|-------|-------|------|------|------|------|------|
| RFLV | HLDRF | HLTRF | RFEN | RFW1 | RFW0 | RFT1 | RFT0 |

RFT0 and RFT1: Refresh cycle specification bits

Refresh cycle can be selected out of output taps 3 to 6 of the time base counter (see **CHAPTER 10**). A refresh cycle is generated at intervals listed in Table 5-5.

Table 5-5. Refresh Cycles

When fcux = 8 MHz

| RFT<br>1 | RFT<br>0 | Refresh cycles                 |
|----------|----------|--------------------------------|
| 0        | 0        | 2 <sup>4</sup> /fcLk (2.0 μs)  |
| 0        | 1        | 2 <sup>5</sup> /fclk (4.0 μs)  |
| 1        | 0        | 2 <sup>6</sup> /fclk (8.0 μs)  |
| 1        | 1        | 2 <sup>7</sup> /fcLk (16.0 μs) |

REWO and REW1: Bits specifying the number of wait states to be inserted in a refresh cycle

The number of wait states inserted in a refresh cycle is specified by setting REW0 and REW1 as shown in Table
5-6 rather than the programmable wait function described in section **5.1** above.

Table 5-6. Number of Wait States Inserted in Refresh Cycle

| RFW<br>1 | RFW<br>0 | Wait states |
|----------|----------|-------------|
| 0        | 0        | 0 states    |
| 0        | 1        | 1 state     |
| 1        | 0        | 2 states    |
| 1        | 1        | 2 states    |

RFEN: Bit to enable automatic refresh cycle insertion

When this bit is set to 1, automatic refresh cycle insertion is enabled. When set to 0, automatic refresh cycle insertion is disabled. REFRQ pin output is controlled by the RFLV bit contents (for details, see the RFLV bit description below).

HLTRF: Bit to enable automatic refresh cycle insertion during the HALT mode

When this bit is set to 1, automatic refresh cycle insertion during HALT mode is enabled. When set to 0, it is disabled. However, when the RFEN bit is set to 0, the automatic refresh cycle insertion is disabled regardless of the HLTRF bit contents.

HLDRF: Bit to enable automatic refresh cycle insertion during the hold mode

When this bit set is to 1, automatic refresh cycle insertion during hold mode is enabled. When set to 0, it is disabled

When it is enabled, HLDAK output is forcibly set high at every refresh timing and a refresh cycle is automatically inserted.

RFLV: REFRQ signal output level specification bit

Figure 5-5 shows the control circuit that depends upon the RFLV bit contents. Output is determined according to the logic listed in Table 5-7. When the RFLV bit is read, it becomes the master RFLV output. When this bit is written, it is written into slave RFLV. Master RFLV is written into when the refresh timing is generated. The pseudo SRAM power-down self-refresh mode can be supported by using the RFLV bit.

Figure 5-5. Control Circuit Depending on the RFLV Bit Contents



Table 5-7. REFRQ Signal Output Levels

| RFLV | RFEN | REFRO state          |
|------|------|----------------------|
| 0    | 0    | 0                    |
| 0    | 1    | 0                    |
| 1    | 0    | 1                    |
| 1    | 1    | Refresh pulse output |

A refresh cycle is inserted at the refresh timing when the RFEN bit is set to 1. At that time,  $\overline{\text{MREQ}}$ ,  $\overline{\text{MSTB}}$ , and  $\overline{\text{IOSTB}}$  go high, a refresh address is output to A0 to A8, low level is output to A9 to A18 (for the  $\mu$ PD70325; see **Table** 5-3 for the  $\mu$ PD70335), and a refresh pulse is output from the  $\overline{\text{REFRQ}}$  pin.

Even if the RFLV bit is written, it does not become read data until the next refresh timing.

Figure 5-6. RFM



## 5.3.2 Connection to pseudo SRAM

Figure 5-7 shows a circuit example connecting pseudo SRAM equivalent to the  $\mu$ PD42832.



Figure 5-7. µPD42832 Connection Circuit Example

In this connection example, two modes can be used: pulse refresh mode and power-down self-refresh mode. In the pulse refresh mode, pulses are given to the  $\overline{OE}/(\overline{RFSH})$  pin from the  $\overline{REFRQ}$  pin when the  $\overline{CE}$  pin is high. In the power-down self-refresh mode, the  $\overline{REFRQ}$  pin is set low by software which resets bit 7 (RFLV) to 0 in the refresh mode register (RFM).

The power-down self-refresh mode is used when the CPU is in the standby (STOP) mode and cannot perform pulse refresh operations. Thus, the RFLV bit is reset to 0 just before the CPU enters the standby mode. When the CPU is restored from the standby mode, the RFLV bit is set to 1 so that pulse refresh operations can be performed.

Caution When reset (RESET pin = 0), the REFRQ pin goes to high-impedance.

## 5.3.3 Connection to DRAM

Figure 5-8 shows a circuit examples connecting the  $\mu$ PD41256 (256 Kbytes  $\times$  1-bit structure).

Multiplexer (HC157) A0-A8 A0-A19 Дέγ Address decoder S (HC138) delay ĒΝ MREQ 0μPD41256x8 RAS REFRO O-MSTB O~ CAS WE Din Dout (n = 0-7)

Figure 5-8. μPD41256 Connection Circuit Example

In this connection example, refresh operations are performed by RAS only refresh using the 9-bit refresh address output to the address bus in synchronization with a pulse output from the REFRQ pin.

## 5.4 Bus Mastership

The bus mastership priority levels for the  $\mu$ PD70325 and 70335 follow the order shown below.

## (1) Refresh cycle (see section 5.3)

Whenever refresh cycle insertion is enabled, a refresh cycle is generated. However, during the hold mode, the HLDAK signal is forcibly set high and a wait is made for the HLDRQ signal to go low before a refresh cycle is executed.

No refresh cycle is started while wait cycles are inserted by the READY pin.

#### (2) Hold mode (see section 5.2)

The transition to the hold mode is made except during execution of one instruction following a BUSLOCK prefix or interrupt acknowledge cycle.

#### (3) DMA cycle (see Chapter 6)

#### (4) Other bus cycles

However, when an INTAK cycle is being executed, refresh cycles, hold modes, and DMA cycles are temporarily held pending. DMA cycles are also held pending during operations of interrupt acknowledgment for internal interrupts. See section 4.17 Hardware Interrupt Response Time for description of time required for interrupt acknowledgment.

In the STOP mode, the buses do not operate. (See Table 12-2 for the bus state).

Data transfer (block transfer, DMA transfer, macro service, etc.) can be used at the same time with the same program, but simultaneous execution is not possible because the data transfer uses a single bus.

## 5.5 Bus Timings

Figures 5-9 to 5-30 show the main bus timings (except for DMA).

When no bus access is made, the control pins are deactivated and both data bus output and address bus output are undefined.

Figure 5-10. Memory Write Cycle

## 5.5.1 Bus timing of $\mu$ PD70325

.... \_ ... ..... ... ... ... ... ...

Figure 5-9. Memory Read Cycle

CLKOUT

A0-19

R/W

MREQ

MSTB

D0-7

CLKOUT

A0-19

RW

MREQ

MSTB

D0-7

CLKOUT T1 T2

A0-15

R/W

IOSTB

Figure 5-11. I/O Read Cycle

Figure 5-12. I/O Write Cycle

Figure 5-13. Memory Read Cycle (when one wait state is inserted)

Figure 5-14. Memory Write Cycle (when two wait states are inserted)







Remark The broken line indicates high-impedance.

Figure 5-15. Memory Write Cycle (during READY pin operation)



Figure 5-16. Refresh Cycle (when one wait state is inserted)



Remark The broken line indicates high-impedance.

Figure 5-17. Bus Hold Acknowledgment Release Timing



Figure 5-18. Refresh Cycle in Hold Mode (0 wait state)



Remark The broken line indicates high-impedance.

Remark The broken line indicates high-impedance.



Figure 5-19. Bus Hold Acknowledgment Release Timing during HALT Mode

Remark The broken line indicates high-impedance.

## 5.5.2 Bus timing of $\mu$ PD70335

Figure 5-20. Memory Read Cycle



Figure 5-22. I/O Read Cycle



Figure 5-21. Memory Write Cycle



Figure 5-23. I/O Write Cycle



Figure 5-24. Memory Read Cycle (when one wait state is inserted)



Figure 5-25. Memory Write Cycle (when two wait states are inserted)



CLKOUT

A9/A1-A16/A8, A17/A18, A19

A0

LSB of address

LSB of address

A18/UBE

RW

MREQ

**MSTB** 

READY

D0-D15

Figure 5-26. Memory Write Cycle (during READY pin operation)



Hi-Z



Figure 5-28. Bus Hold Acknowledgment Release Timing



Figure 5-29. Refresh Cycle in Hold Mode



CLKOUT

A9/A1-A16/A8,
A17/A18, A19

Hi-Z 

H

During hold

**During HALT** 

IOSTB HLDRO

HLDAK D0-D15

**During HALT** 

Figure 5-30. Bus Hold Acknowledgment Release Timing during HALT Mode